Path: OKDatasheet > Semiconductor Datasheet > Lattice Datasheet > M5-512/184-12HI
M5-512/184-12HI manual: 12ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)
Path: OKDatasheet > Semiconductor Datasheet > Lattice Datasheet > M5-512/184-12HI
M5-512/184-12HI manual: 12ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)
Manufacturer : Lattice
Packing : PQFP
Pins : 100
Temperature : Min -40 °C | Max 85 °C
Size : 1126 KB
Application : 12ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)